Hi
user
Admin Login:
Username:
Password:
Name:
Verifying Open-Source Silicon with SystemVerilog: Getting in on the Ground Floor
--client
fossi
--show
latch_2019
--room revolution 14817 --force
Next: (none, at end of list)
show more...
Marks
Author(s):
Matthew Ballance
Location
Revolution Hall
Date
may Sun 05
Days Raw Files
Start
10:30
First Raw Start
12:07
Duration
0:30:0
Offset
1:37:13
End
11:00
Last Raw End
13:07
Chapters
00:00
0:13:27
0:20:53
Total cuts_time
25 min.
raw-playlist
raw-mp4-playlist
encoded-files-playlist
host
archive
mp4
svg
png
assets
release.pdf
Verifying_OpenSource_Silicon_with_SystemVerilog_Getting_in_on_the_Ground_Floor.json
logs
Admin:
episode
episode list
cut list
raw files day
marks day
marks day
image_files
State:
---------
borked
edit
encode
push to queue
post
richard
review 1
email
review 2
make public
tweet
to-miror
conf
done
Locked:
clear this to unlock
Locked by:
user/process that locked.
Start:
initially scheduled time from master, adjusted to match reality
Duration:
length in hh:mm:ss
Name:
Video Title (shows in video search results)
Emails:
email(s) of the presenter(s)
Released:
Unknown
Yes
No
has someone authorised pubication
Normalise:
Channelcopy:
m=mono, 01=copy left to right, 10=right to left, 00=ignore.
Thumbnail:
filename.png
Description:
Open source and industry have a long history of overlapping in the software space. Engineers from industry often work on open-source software in their free time, open source software is used in commercial applications, and students use open-source software to learn about how real software is designed, developed, and tested. A key enabler is that open-source software is largely developed and tested in the same way that commercial software is. Commercial software development often uses commercial tools with features beyond what is available to open-source developers, but the large degree to which techniques and methodologies are aligned facilitates collaboration. What of open source silicon? We certainly use standard design languages (Verilog and VHDL). But verification in the industry is typically done with SystemVerilog and UVM, and SystemVerilog tools are out-of-reach for the open-source silicon developer. Or, are they? As it turns out, there are both open-source and freely-available tools, and educational resources, to help open-source silicon developers create verification environments that align with commercial verification practices. This talk will present tools and educational resources for creating SystemVerilog and UVM testbench environments, as well as techniques for creating SystemVerilog and UVM testbenches for open-source silicon that both work with freely-available tools and scale to take advantage of the features of commercial simulation tools.
markdown
Comment:
production notes
2019-05-05/12_07_13.ts
Apply:
12:07:13 - 12:20:45 ( 00:13:32 )
S:
12:07:13 -
E:
12:37:12
D:
00:29:59
(
End:
812.0)
show more...
vlc ~/Videos/veyepar/fossi/latch_2019/dv/revolution/2019-05-05/12_07_13.ts :start-time=00.0 --audio-desync=0
Raw File
Cut List
12:07:13
seconds: 0.0
Wall: 12:07:13
Duration
00:29:59
12:37:12
seconds: 812.0
Wall: 12:20:45
Comments:
mp4
mp4.m3u
dv.m3u
Split:
Sequence:
:
delete
2019-05-05/12_07_13.ts
Apply:
12:20:45 - 12:22:45 ( 00:02:00 )
S:
12:07:13 -
E:
12:37:12
D:
00:29:59
(
Start:
812.0) (
End:
932.0)
show more...
vlc ~/Videos/veyepar/fossi/latch_2019/dv/revolution/2019-05-05/12_07_13.ts :start-time=0812.0 --audio-desync=0
Raw File
Cut List
12:07:13
seconds: 812.0
Wall: 12:20:45
Duration
00:29:59
12:37:12
seconds: 932.0
Wall: 12:22:45
Comments:
mp4
mp4.m3u
dv.m3u
Split:
Sequence:
:
delete
2019-05-05/12_07_13.ts
Apply:
12:22:45 - 12:23:42 ( 00:00:57 )
S:
12:07:13 -
E:
12:37:12
D:
00:29:59
(
Start:
932.0) (
End:
989.0)
show more...
vlc ~/Videos/veyepar/fossi/latch_2019/dv/revolution/2019-05-05/12_07_13.ts :start-time=0932.0 --audio-desync=0
Raw File
Cut List
12:07:13
seconds: 932.0
Wall: 12:22:45
Duration
00:29:59
12:37:12
seconds: 989.0
Wall: 12:23:42
Comments:
mp4
mp4.m3u
dv.m3u
Split:
Sequence:
:
delete
2019-05-05/12_07_13.ts
Apply:
12:23:42 - 12:23:45 ( 00:00:03 )
S:
12:07:13 -
E:
12:37:12
D:
00:29:59
(
Start:
989.0) (
End:
992.0)
show more...
vlc ~/Videos/veyepar/fossi/latch_2019/dv/revolution/2019-05-05/12_07_13.ts :start-time=0989.0 --audio-desync=0
Raw File
Cut List
12:07:13
seconds: 989.0
Wall: 12:23:42
Duration
00:29:59
12:37:12
seconds: 992.0
Wall: 12:23:45
Comments:
mp4
mp4.m3u
dv.m3u
Split:
Sequence:
:
delete
2019-05-05/12_07_13.ts
Apply:
12:23:45 - 12:37:12 ( 00:13:27 )
S:
12:07:13 -
E:
12:37:12
D:
00:29:59
(
Start:
992.0)
show more...
vlc ~/Videos/veyepar/fossi/latch_2019/dv/revolution/2019-05-05/12_07_13.ts :start-time=0992.0 --audio-desync=0
Raw File
Cut List
12:07:13
seconds: 992.0
Wall: 12:23:45
Duration
00:29:59
12:37:12
seconds: 0.0
Wall: 12:07:13
Comments:
mp4
mp4.m3u
dv.m3u
Split:
Sequence:
:
delete
2019-05-05/12_37_13.ts
Apply:
12:37:13 - 12:44:39 ( 00:07:26 )
S:
12:37:13 -
E:
13:07:12
D:
00:29:59
(
End:
446.0)
show more...
vlc ~/Videos/veyepar/fossi/latch_2019/dv/revolution/2019-05-05/12_37_13.ts :start-time=00.0 --audio-desync=0
Raw File
Cut List
12:37:13
seconds: 0.0
Wall: 12:37:13
Duration
00:29:59
13:07:12
seconds: 446.0
Wall: 12:44:39
Comments:
mp4
mp4.m3u
dv.m3u
Split:
Sequence:
:
delete
2019-05-05/12_37_13.ts
Apply:
12:44:39 - 12:49:00 ( 00:04:21 )
S:
12:37:13 -
E:
13:07:12
D:
00:29:59
(
Start:
446.0) (
End:
707.0)
show more...
vlc ~/Videos/veyepar/fossi/latch_2019/dv/revolution/2019-05-05/12_37_13.ts :start-time=0446.0 --audio-desync=0
Raw File
Cut List
12:37:13
seconds: 446.0
Wall: 12:44:39
Duration
00:29:59
13:07:12
seconds: 707.0
Wall: 12:49:00
Comments:
mp4
mp4.m3u
dv.m3u
Split:
Sequence:
:
delete
2019-05-05/12_37_13.ts
Apply:
12:49:00 - 13:07:12 ( 00:18:12 )
S:
12:37:13 -
E:
13:07:12
D:
00:29:59
(
Start:
707.0)
show more...
vlc ~/Videos/veyepar/fossi/latch_2019/dv/revolution/2019-05-05/12_37_13.ts :start-time=0707.0 --audio-desync=0
Raw File
Cut List
12:37:13
seconds: 707.0
Wall: 12:49:00
Duration
00:29:59
13:07:12
seconds: 0.0
Wall: 12:37:13
Comments:
mp4
mp4.m3u
dv.m3u
Split:
Sequence:
:
delete
Rf filename:
root is .../show/dv/location/, example: 2013-03-13/13:13:30.dv
Sequence:
get this:
check and save to add this
2019-05-05/12_07_13.ts
2019-05-05/12_37_13.ts
Veyepar
Video Eyeball Processor and Review